Cloud native EDA tools & pre-optimized hardware platforms
Learn how designers can benefit from the combination of Lauterbach TRACE32? Development Tools for RISC-V and Synopsys ARC-V? IP. This effective duo enables designers to more easily analyze, optimize, and certify their power-efficient, ARC-V-based SoCs for embedded applications.
Learn how designers benefit from the combination of TASKING's VX-Toolset for RISC-V and Synopsys ARC-V? IP, by gaining access to tools to develop safe, secure, and power-efficient SoCs for safety-critical applications. Discover how TASKING and Synopsys collaborate with automotive customers to create a trusted ecosystem that meets ISO 26262 and ISO 21434 standards.
Learn how Synopsys ARC VPX DSPs¡¯ versatile yet configurable architecture efficiently addresses compute-intensive signal processing and AI workloads, from automotive to vision and natural language processing and any kind of sensor fusion.
Watch a variety of Ethernet IP demos at DesignCon 2024, including the world's first 224G asynchronous true-long reach demo equalizing 40+dB of insertion loss! You can also see 224G, 112G and 800G Ethernet interop demos showing robust performance.
This video features Synopsys silicon-proven USB 3.2 Device IP, implemented in FPGA, operate at 20Gbps with three different hosts.
See the Synopsys IP for PCIe 6.0 & Intel's PCIe 6.0-enabled test chip successful interop, a milestone for PCIe tech. The demo showcases link robustness @ 64GT/s and multiple speed changes using Synopsys & Intel HW and a Teledyne LeCroy Summit M616.
Understand the market changes driving NVM IP development, how the global wafer shortage is affecting NVM IP selection, and the latest development plans for Synopsys NVM IP.
Will your next system require high performance AI? Learn what the latest systems are using for computation, including AI math, floating point and dot product hardware, and processor IP.
As people continue to work remotely, demands on cloud data centers have never been higher. Chip designers for high-performance computing (HPC) SoCs are looking to new and innovative IP to meet their bandwidth, capacity, and security needs.
Get the latest on Synopsys' automotive IP portfolio supporting ISO 26262 functional safety, reliability, and quality management standards, with an available architecture for SoC development and safety management.
Get the latest update on Synopsys IP for mobile SoCs, including MIPI C-PHY/D-PHY, USB 3.1, and UFS, which provide the necessary throughput, bandwidth, and efficiency for today¡¯s advanced mobile SoCs.
This video features the Synopsys MIPI C-PHY/D-PHY IP interoperating with an image sensor in C-PHY mode up to 3.5 Gsps per trio and D-PHY mode up to 4.5 Gbps per lane, available in FinFET processes for camera and display applications.
Hear the latest about Synopsys' Die-to-Die PHY IP for SerDes-based 112G USR/XSR and parallel-based HBI interfaces. The IP addresses the power, bandwidth, and latency requirements of SoCs targeting hyperscale data center, AI, and networking applications.
Learn how advanced automotive semiconductors are being driven by ADAS & autonomous driving systems to move to smaller nodes. The presentation covers test & repair req's and solutions to help ensure automotive functional safety.
The state of the art machine learning SoC performing facial recognition, natural language processing and social network filtering functions is causing innovations in IP, memory, semiconductor technology and packaging. Watch this video to learn about such innovations and machine learning SoCs¡¯ unique design requirements.
See how Synopsys¡¯ ASIP Designer tool suite uses a single input specification to generate an SDK featuring a highly optimizing C compiler, instruction-set simulator, assembler, linker & debugger, and synthesizable RTL. The architectural exploration capability and the ability to make rapid changes in the processor model make it easy to optimize the processor for your requirements.
John Blyler, editorial director for IoT Embedded Systems talks to Ron Lowman about how Synopsys has re-architected and optimized its comprehensive IP portfolio to address connectivity, security, energy-efficiency and sensor processing requirements of IoT designs.