91³Ô¹ÏÍø

About Platform Architect

Synopsys Platform Architect? is a SystemC? standards-based performance and power analysis tool for early SoC architecture exploration and design. Using transaction-level simulation , it reduces design time by predicting and optimizing architecture KPIs. ?

Platform Architect helps optimize hardware-software partitioning, IP selection and configuration, interconnect and memory configuration, and power. ?

Today¡¯s SoC complexity means spreadsheet-based architecture tools are inefficient and run a high risk of re-spins to meet power and performance targets, resulting in higher costs and TTM delay.  With the largest library of architecture models, and fast capture of task and trace-based SW workloads, Platform Architect is the choice to shift-left your architecture design and deliver the right product on schedule.

In addition, Synopsys Platform Architect for Multi-Die Systems accounts for the interdependencies between multiple dies, or chiplets, within multi-die systems.

Key Benefits

Automate Icon | Synopsys Platform Architect

Partitioning & Optimization

Hardware-Software Partitioning and Optimization of Multicore Systems

Accelerate Icon | Synopsys Platform Architect

Power Optimization

SoC Interconnect and Memory Subsystem Performance and Power Optimization

Scale Icon | Synopsys Platform Architect

Efficient Exploration

Using Traffic Generation & Cycle-Accurate TLM Interconnect Models

Unified Icon | Synopsys Platform Architect

Unified View

Of Activity, Performance, and Power for Root-Cause Analysis

Features

  • Largest library of transaction-level architecture models?
  •  Fastest capture of task and trace-based SW workloads?
  •  Application specific support (AI, automotive, networking)?
  •  System level power analysis based on IEEE-1801 UPF power monitors?
  •  Intuitive analysis of tradeoffs and KPIs?
  •  Fast design space sweeping and sensitivity analysis?
  •  Easy to use UI to dynamically model, simulate, and analyze SoC architecture designs?
  •  Command line interface for automated execution of architecture development tasks?
  •  IEEE-1666 SystemC standards-based simulation environment

 

News and Blogs

What Our Customers Are Saying

Resources

Video

Platform Architect Demonstration Running on ARC? NPX NPU Processor IP

Support and Training

SolvNetPlus

Explore the Synopsys Support Community! Login is required.

SNUG

Erase boundaries and connect with the global community.